Part Number Hot Search : 
LTC3200 AX131 10GM33 87FE52AE 0402C UPA170 LAN91C94 DS1306
Product Description
Full Text Search
 

To Download AD7870 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  a AD7870/ad7875/ad7876 features complete monolithic 12-bit adc with: 2 m s track/hold amplifier 8 m s a/d converter on-chip reference laser-trimmed clock parallel, byte and serial digital interface 72 db snr at 10 khz input frequency (AD7870, ad7875) 57 ns data access time low power: C60 mw typ variety of input ranges: 6 3 v for AD7870 0 v to +5 v for ad7875 6 10 v for ad7876 general description the AD7870/ad7875/ad7876 is a fast, complete, 12-bit a/d converter. it consists of a track/hold amplifier, 8 m s successive- approximation adc, 3 v buried zener reference and versatile interface logic. the adc features a self-contained internal clock which is laser trimmed to guarantee accurate control of conversion time. no external clock timing components are re- quired; the on-chip clock may he overridden by an external clock if required. the parts offer a choice of three data output formats: a single, parallel, 12-bit word; two 8-bit bytes or serial data. fast bus ac- cess times and standard control inputs ensure easy interfacing to modern microprocessors and digital signal processors. all parts operate from 5 v power supplies. the AD7870 and ad7876 accept input signal ranges of 3 v and 10 v, respec- tively, while the ad7875 accepts a unipolar 0 v to +5 v input range. the parts can convert full power signals up to 50 khz. the AD7870/ad7875/ad7876 feature dc accuracy specifica- tions such as linearity, full-scale and offset error. in addition, the AD7870 and ad7875 are fully specified for dynamic perfor- mance parameters including distortion and signal-to-noise ratio. the parts are available in a 24-pin, 0.3 inch-wide, plastic or her- metic dual-in-line package (dip). the AD7870 and ad7875 are available in a 28-pin plastic leaded chip carrier (plcc), while the ad7876 is available and in a 24-pin small outline (soic) package. product highlights 1. complete 12-bit adc on a chip. the AD7870/ad7875/ad7876 provides all the functions necessary for analog-to-digital conversion and combines a 12-bit adc with internal clock, track/hold amplifier and reference on a single chip. 2. dynamic specifications for dsp users. the AD7870 and ad7875 are fully specified and tested for ac parameters, including signal-to-noise ratio, harmonic dis- tortion and intermodulation distortion. 3. fast microprocessor interface. data access times of 57 ns make the parts compatible with modern 8- and 16-bit microprocessors and digital signal pro- cessors. key digital timing parameters are tested and guaran- teed over the full operating temperature range. functional block diagram lc 2 mos complete, 12-bit, 100 khz, sampling adcs rev. b information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 617/329-4700 world wide web site: http://www.analog.com fax: 617/326-8703 ? analog devices, inc., 1997
AD7870 parameter j, a l k, b l l, c l s l t l units test conditions/comments dynamic performance 2 signal to noise ratio 3 (snr) @ +25 c 70 70 72 69 69 db min v in = 10 khz sine wave, f sample = 100 khz t min to t max 70 70 71 69 69 db min typically 71.5 db for 0 < v in < 50 khz total harmonic distortion (thd) C80 C80 C80 C78 C78 db max v in = 10 khz sine wave, f sample = 100 khz typically C86 db for 0 < v in < 50 khz peak harmonic or spurious noise C80 C80 C80 C78 C78 db max v in = 10 khz, f sample = 100 khz typically C86 db for 0 < v in < 50 khz intermodulation distortion (imd) second order terms C80 C80 C80 C78 C78 db max fa = 9 khz, fb = 9.5 khz, f sample = 50 khz third order terms C80 C80 C80 C78 C78 db max fa = 9 khz, fb = 9.5 khz, f sample = 50 khz track/hold acquisition time 2 2 2 2 2 m s max dc accuracy resolution 12 12 12 12 12 bits minimum resolution for which no missing codes are guaranteed 12 12 12 12 12 bits integral nonlinearity 1/2 1/2 1/4 1/2 1/2 lsb typ integral nonlinearity 1 1/2 1 lsb max differential nonlinearity 1 1 1 lsb max bipolar zero error 5 5 5 5 5 lsb max positive full-scale error 4 5 5 5 5 5 lsb max negative full-scale error 4 5 5 5 5 5 lsb max analog input input voltage range 3 3 3 3 3 volts input current 500 500 500 500 500 m a max reference output ref out @ +25 c 2.99 2.99 2.99 2.99 2.99 v min 3.01 3.01 3.01 3.01 3.01 v max ref out tempco 60 60 35 60 35 ppm/ c max reference load sensitivity ( d ref out/ d i) 1 1 1 1 1 mv max reference load current change (0C500 m a) reference load should not be changed during conversion. logic inputs input high voltage, v inh 2.4 2.4 2.4 2.4 2.4 v min v dd = 5 v 5% input low voltage, v inl 0.8 0.8 0.8 0.8 0.8 v max v dd = 5 v 5% input current, i in 10 10 10 10 10 m a max v in = 0 v to v dd input current (12/ 8 /clk input only) 10 10 10 10 10 m a max v in = v ss to v dd input capacitance, c in 5 10 10 10 10 10 pf max logic outputs output high voltage, v oh 4.0 4.0 4.0 4.0 4.0 v min i source = 40 m a output low voltage, v ol 0.4 0.4 0.4 0.4 0.4 v max i sink = 1.6 ma db11Cdb0 floating-state leakage current 10 10 10 10 10 m a max floating-state output capacitance 5 15 15 15 15 15 pf max conversion time external clock (f clk = 2.5 mhz) 8 8 8 8 8 m s max internal clock 7/9 7/9 7/9 7/9 7/9 m s min/ m s max power requirements v dd +5 +5 +5 +5 +5 v nom 5% for specified performance v ss C5 C5 C5 C5 C5 v nom 5% for specified performance i dd 13 13 13 13 13 ma max typically 8 ma i ss 6 6 6 6 6 ma max typically 4 ma power dissipation 95 95 95 95 95 mw max typically 60 mw notes 1 temperature ranges are as follows: j, k, l versions; 0 c to +70 c: a, b, c versions; C25 c to +85 c: s, t versions; C55 c to +125 c. 2 v in (pk-pk) = 3 v. 3 snr calculation includes distortion and noise components. 4 measured with respect to internal reference and includes bipolar offset error. 5 sample tested @ +25 c to ensure compliance. specifications subject to change without notice. AD7870/ad7875/ad7876Cspecifications (v dd = +5 v 6 5%, v ss = C5 v 6 5%, a6nd = dgnd = 0 v, f clk = 2.5 mhz external, unless otherwise stated. all specifications t min to t max unless otherwise noted.) rev. b C2C
ad7875/ad7876 parameter k, b 1 l, c 1 t 1 units test conditions/comments dc accuracy resolution 12 12 12 bits minimum resolution for which no missing codes are guaranteed 12 12 12 bits integral nonlinearity @ +25 c 1 1/2 1 lsb max t min to t max (ad7875 only) 1 1 1 lsb max t min to t max (ad7876 only) 1 1/2 1 lsb max differential nonlinearity 1 1 1.5/C1.0 lsb max unipolar offset error (ad7875 only) 5 5 5 lsb max bipolar zero error (ad7876 only) 6 2 6 lsb max full-scale error at +25 c 2 8 8 8 lsb max typical full-scale error is 1 lsb full-scale tc 2 60 35 60 ppm/ c max typical tc is 20 ppm/ c track/hold acquisition time 2 2 2 m s max dynamic performance 3 (ad7875 only) signal-to-noise ratio 4 (snr) @ +25 c 70 72 69 db min v in = 10 khz sine wave, f sample = 100 khz t min to t max 70 71 69 db min typically 71.5 db for 0 < v in < 50 khz total harmonic distortion (thd) C80 C80 C78 db max v in = 10 khz sine wave, f sample = 100 khz typically C86 db for 0 < v in < 50 khz peak harmonic or spurious noise C80 C80 C78 db max v in = 10 khz, f sample = 100 khz typically C86 db for 0 < v in < 50 khz intermodulation distortion (imd) second order terms C80 C80 C78 db max fa = 9 khz, fb = 9.5 khz, f sample = 50 khz third order terms C80 C80 C78 db max fa = 9 khz, fb = 9.5 khz, f sample = 50 khz analog input ad7875 input voltage range 0 to +5 0 to +5 0 to +5 volts ad7875 input current 500 500 500 m a max ad7876 input voltage range 10 10 10 volts ad7876 input current 600 600 600 m a max reference output ref out @ +25 c 2.99 2.99 2.99 v min 3.01 3.01 3.01 v max ref out tempco 60 35 60 ppm/ c max typical tempco is 20 ppm/ c reference load sensitivity ( d ref out/ d i) C1 C1 C1 mv max reference load current change (0 m aC500 m a) reference load should not be changed during conversion. logic inputs input high voltage, v inh 2.4 2.4 2.4 v min v dd = 5 v 5% input low voltage, v inl 0.8 0.8 0.8 v max v dd = 5 v 5% input current, i in 10 10 10 m a max v in = 0 v to v dd input current (12/ 8 /clk input only) 10 10 10 m a max v in = v ss to v dd input capacitance, c in 5 10 10 10 pf max logic outputs output high voltage, v oh 4.0 4.0 4.0 v min i source = 40 m a output low voltage, v ol 0.4 0.4 0.4 v max i sink = 1.6 ma db11Cdb0 floating-state leakage current 10 10 10 m a max floating-state output capacitance 5 15 15 15 pf max conversion time external clock (f clk = 2.5 mhz) 8 8 8 m s max internal clock 7/9 7/9 7/9 m s min/ m s max power requirements as per AD7870 notes 1 temperature ranges are as follows: ad7875: k, l versions, 0 c to +70 c; b, c versions, C40 c to +85 c; t version, C55 c to +125 c. ad7876: b, c versions, C40 c to +85 c; t version, C55 c to +125 c. 2 includes internal reference error and is calculated after unipolar offset error (ad7875) or bipolar zero error (ad7876) has bee n adjusted out. full-scale error refers to both positive and negative full-scale error for the ad7876. 3 dynamic performance parameters are not tested on the ad7876 but these are typically the same as for the ad7875. 4 snr calculation includes distortion and noise components. 5 sample tested @ +25 c to ensure compliance. specifications subject to change without notice. rev. b AD7870/ad7875/ad7876 C3C
rev. b AD7870/ad7875/ad7876 C4C timing characteristics 1, 2 limit at t min , t max limit at t min , t max parameter (j, k, l, a, b, c versions) (s, t versions) units conditions/comments t 1 50 50 ns min convst pulse width t 2 0 0 ns min cs to rd setup time (mode 1) t 3 60 75 ns min rd pulse width t 4 0 0 ns min cs to rd hold time (mode 1) t 5 70 70 ns max rd to int delay t 6 3 57 70 ns max data access time after rd t 7 4 5 5 ns min bus relinquish time after rd 50 50 ns max t 8 0 0 ns min hben to rd setup time t 9 0 0 ns min hben to rd hold time t 10 100 100 ns min sstrb to sclk falling edge setup time t 11 5 370 370 ns min sclk cycle time t 12 6 135 150 ns max sclk to valid data delay. c l = 35 pf t 13 20 20 ns min sclk rising edge to sstrb 100 100 ns max t 14 10 10 ns min bus relinquish time after sclk 100 100 ns max t 15 60 60 ns min cs to rd setup time (mode 2) t 16 120 120 ns max cs to busy propagation delay t 17 200 200 ns min data setup time prior to busy t 18 0 0 ns min cs to rd hold time (mode 2) t 19 0 0 ns min hben to cs setup time t 20 0 0 ns min hben to cs hold time notes 1 timing specifications in bold print are 100% production tested. all other times are sample tested at +25 c to ensure compliance. all input signals are specified with tr = tf = 5 ns (10% to 90% of 5 v) and timed from a voltage level of 1.6 v. 2 serial timing is measured with a 4.7 k w pull-up resistor on sdata and sstrb and a 2 k w pull-up on sclk. the capacitance on all three outputs is 35 pf. 3 t 6 is measured with the load circuits of figure 1 and defined as the time required for an output to cross 0.8 v or 2.4 v. 4 t 7 is defined as the time required for the data lines to change 0.5 v when loaded with the circuits of figure 2. 5 sclk mark/space ratio (measured from a voltage level of 1.6 v) is 40/60 to 60/40. 6 sdata will drive higher capacitive loads but this will add to t 12 since it increases the external rc time constant (4.7 k w i c l ) and hence the time to reach 2.4 v. specifications subject to chance without notice. (v dd = +5 v 6 5%, v ss = C5 v 6 5%, agnd = dgnd = 0 v. see figures 9, 10, 11 and 12.) absolute maximum ratings* v dd to agnd . . . . . . . . . . . . . . . . . . . . . . . . . . C0.3 v to +7 v v ss to agnd . . . . . . . . . . . . . . . . . . . . . . . . . . +0.3 v to C7 v agnd to dgnd . . . . . . . . . . . . . . . . . C0.3 v to v dd +0.3 v v in to agnd . . . . . . . . . . . . . . . . . . . . . . . . . C15 v to +15 v ref out to agnd . . . . . . . . . . . . . . . . . . . . . . . . 0 v to v dd digital inputs to dgnd . . . . . . . . . . . . C0.3 v to v dd +0.3 v digital outputs to dgnd . . . . . . . . . . . C0.3 v to v dd +0.3 v operating temperature range commercial (j, k, l versions C AD7870) . . . 0 c to +70 c commercial (k, l versions C ad7875) . . . . . 0 c to +70 c industrial (a, b, c versions C AD7870) . . . . C25 c to +85 c industrial (b, c versions C ad7875/ad7876) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . C40 c to +85 c extended (s, t versions) . . . . . . . . . . . . . . C55 c to +125 c storage temperature range . . . . . . . . . . . . . C65 c to +150 c lead temperature (soldering, 10 sec) . . . . . . . . . . . . . +300 c power dissipation (any package) to +75 c . . . . . . . . . 450 mw derates above +75 c by . . . . . . . . . . . . . . . . . . . . . 10 mw/ c *stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. a. high-z to v oh b. high-z to v ol figure 1. load circuits for access time a. v oh to high-z b. v ol to high-z figure 2. load circuits for output float delay caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the AD7870/ad7875/ad7876 feature proprietary esd protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality. warning! esd sensitive device
rev. b 2 AD7870/ad7875/ad7876 C5C AD7870 ordering guide integral temperature v in voltage snr nonlinearity package model 1, 2 range range (v) (dbs) (lsb) option 3 AD7870jn 0 c to +70 c 3 70 min 1/2 typ n-24 AD7870kn 0 c to +70 c 3 70 min 1 max n-24 AD7870ln 0 c to +70 c 3 72 min 1/2 max n-24 AD7870jp 0 c to +70 c 3 70 min 1/2 typ p-28a AD7870kp 0 c to +70 c 3 70 min 1 max p-28a AD7870lp 0 c to +70 c 3 72 min 1/2 max p-28a AD7870aq C25 c to +85 c 3 70 min 1/2 typ q-24 AD7870bq C25 c to +85 c 3 70 min 1 max q-24 AD7870cq C25 c to +85 c 3 72 min 1/2 max q-24 AD7870sq 4 C55 c to +125 c 3 70 min 1/2 typ q-24 AD7870tq 4 C55 c to +125 c 3 70 min 1 max q-24 notes 1 to order mil-std-883, class b, processed parts, add /883b to part number. contact local sales office for military data sheet. 2 contact local sales office for lccc (leadless ceramic chip carrier) availability. 3 n = narrow plastic dip; p = plastic leaded chip carrier (plcc); q = cerdip. 4 available to /883b processing only. ad7875 ordering guide integral temperature v in voltage snr nonlinearity package model 1, 2 range range (v) (dbs) (lsb) option 3 ad7875kn 0 c to +70 c 0 to +5 70 min 1 max n-24 ad7875ln 0 c to +70 c 0 to +5 72 min 1/2 max n-24 ad7875kp 0 c to +70 c 0 to +5 70 min 1 max p-28a ad7875lp 0 c to +70 c 0 to +5 72 min 1/2 max p-28a ad7875bq C40 c to +85 c 0 to +5 70 min 1 max q-24 ad7875cq C40 c to +85 c 0 to +5 72 min 1/2 max q-24 ad7875tq 4 C55 c to +125 c 0 to +5 70 min 1 max q-24 notes 1 to order mil-std-883, class b. processed parts, add /883b to part number. contact local sales office for military data sheet. 2 contact local sales office for lccc (leadless ceramic chip carrier) availability. 3 n = narrow plastic dlp; p = plastic leaded chip carrier (plcc); q = cerdip. 4 available to /883b processing only. ad7876 ordering guide integral temperature v in voltage nonlinearity package model 1 range range (v) (lsb) option 2 ad7876bn C40 c to +85 c 10 1 max n-24 ad7876cn C40 c to +85 c 10 1/2 max n-24 ad7876br C40 c to +85 c 10 1 max r-24 ad7876cr C40 c to +85 c 10 1/2 max r-24 ad7876bq C40 c to +85 c 10 1 max q-24 ad7876cq C40 c to +85 c 10 1/2 max q-24 ad7876tq 3 C55 c to +125 c 10 1 max q-24 notes 1 to order mil-std-883, class b, processed parts, add /883b to the part number. contact local sales office for military data shee t. 2 n = narrow plastic dip; q = cerdip; r = small outline ic (soic). 3 available to /883b processing only.
rev. b AD7870/ad7875/ad7876 C6C pin function description dip pin pin no. mnemonic function 1 rd read. active low logic input. this input is used in conjunction with cs low to enable the data outputs. 2 busy / int busy/interrupt, active low logic output indicating converter status. see timing diagrams. 3 clk clock input. an external ttl-compatible clock may be applied to this input pin. alternatively, tying this pin to v ss enables the internal laser-trimmed clock oscillator. 4 db11/hben data bit 11 (msb)/high byte enable. the function of this pin is dependent on the state of the 12/ 8 /clk input (see below). when 12-bit parallel data is selected, this pin provides the db11 output. when byte data is selected, this pin becomes the hben logic input hben is used for 8-bit bus interfacing. when hben is low, db7/low to db0/db8 become db7 to db0. with hben high, db7/low to db0/db8 are used for the upper byte of data (see table i). 5 db10/ sstrb data bit 10/serial strobe. when 12-bit parallel data is selected, this pin provides the db10 output. sstrb is an active low open-drain output that provides a strobe or framing pulse for serial data. an external 4.7 k w pull-up resistor is required on sstrb . 6 db9/sclk data bit 9/serial clock. when 12-bit parallel data is selected, this pin provides the db9 output. sclk is the gated serial clock output derived from the internal or external adc clock. if the 12/ 8 /clk input is at C5 v, then sclk runs continuously. if 12/ 8 /clk is at 0 v, then sclk is gated off after serial transmission is complete. sclk is an open-drain output and requires an external 2 k w pull-up resistor. 7 db8/sdata data bit 8/serial data. when 12-bit parallel data is selected, this pin provides the db8 output. sdata is an open- drain serial data output which is used with sclk and sstrb for serial data transfer. serial data is valid on the fall- ing edge of sclk while sstrb is low. an external 4.7 k w pull-up resistor is required on sdata. 8C11 db7/lowC three-state data outputs controlled by cs and rd . their function depends on the 12/ 8 /clk and hben inputs. db4/low with 12/ 8 /clk high, they are always db7Cdb4. with 12/ 8 /clk low or C5 v, their function is controlled by hben (see table i). 12 dgnd digital ground. ground reference for digital circuitry. 13C16 db3/db11C three-state data outputs which are controlled by cs and rd . their function depends on the 12/ 8 /clk and hben db0/db8 inputs. with 12/ 8 /clk high, they are always db3Cdb0. with 12/ 8 /clk low or C5 v, their function is controlled by hben (see table i). table i. output data for byte interfacing hben db7/low db6/low db5/low db4/low db3/db11 db2/db10 db1/db9 db0/db8 high low low low low db11(msb) db10 db9 db8 low db7 db6 db5 db4 db3 db2 db1 db0 (lsb) 17 v dd positive supply, +5 v 5%. 18 agnd analog ground. ground reference for track/hold, reference and dac. 19 ref out voltage reference output. the internal 3 v reference is provided at this pin. the external load capability is 500 m a. 20 v in analog input. the analog input range is 3 v for the AD7870, 10 v for the ad7876 and 0 v to +5 v for the ad7875. 21 v ss negative supply, C5 v 5%. 22 12/ 8 /clk three function input. defines the data format and serial clock format. with this pin at +5 v, the output data for- mat is 12-bit parallel only. with this pin at 0 v, either byte or serial data is available and sclk is not continuous. with this pin at C5 v, either byte or serial data is again available but sclk is now continuous. 23 convst convert start. a low to high transition on this input puts the track/hold into its hold mode and starts conversion. this input is asynchronous to the clk input. 24 cs chip select. active low logic input. the device is selected when this input is active. with convst tied low, a new conversion is initiated when cs goes low. dip and soic 2 plcc 2 pin configurations 1 1 pin configurations are the same for the ad7875 and ad7876. 2 the AD7870 and ad7875 are available in dip and plcc; the AD7870a is available in plastic dip; the ad7875 and ad7876 are available in soic and dip.
rev. b 2 AD7870/ad7875/ad7876 C7C to the conversion time plus the track/hold amplifier acquisition time. for a 2.5 mhz input clock the throughput rate is 10 m s max. the operation of the track/hold is essentially transparent to the user. the track/hold amplifier goes from its tracking mode to its hold mode at the start of conversion. if the convst input is used to start conversion then the track to hold transition occurs on the rising edge of convst . if cs starts conversion, this transition occurs on the falling edge of cs . analog input the three parts differ from each other in the analog input volt- age range that they can handle. the AD7870 accepts 3 v input signals, the ad7876 accepts a 10 v input range, while the input range for the ad7875 is 0 v to +5 v. figure 5a shows the AD7870 analog input. the analog input range is 3 v into an input resistance of typically 15 k w . the designed code transitions occur midway between successive integer lsb values (i.e., 1/2 lsb, 3/2 lsbs, 5/2 lsbs . . . fsC3/2 lsbs). the output code is twos complement binary with 1 lsb = fs/4096 = 6 v/4096 = 1.46 mv. the ideal input/ output transfer function is shown in figure 6. figure 5a. AD7870 analog input the ad7876 analog input structure is shown in figure 5b. the analog input range is 10 v into an input resistance of typically 33 k w . as before, the designed code transitions occur midway between successive integer lsb values. the output code is 2s complement with 1 lsb = fs/4096 = 20 v/4096 = 4.88 mv. the ideal input/output transfer function is shown in figure 6. figure 5b. ad7876 analog input figure 5c shows the analog input for the ad7875. the input range is 0 v to +5 v into an input resistance of typically 25 k w . once again, the designed code transitions occur midway between successive integer lsb values. the output code is converter details the AD7870/ad7875/ad7876 is a complete 12-bit a/d con- verter, requiring no external components apart from power supply decoupling capacitors. it is comprised of a 12-bit suc- cessive approximation adc based on a fast settling voltage output dac, a high speed comparator and sar, a track/hold amplifier, a 3 v buried zener reference, a clock oscillator and control logic. internal reference the AD7870/ad7875/ad7876 has an on-chip temperature compensated buried zener reference that is factory trimmed to 3 v 10 mv. internally it provides both the dac reference and the dc bias required for bipolar operation (AD7870 and ad7876). the reference output is available (ref out) and capable of providing up to 500 m a to an external load. the maximum recommended capacitance on ref out for normal operation is 50 pf. if the reference is required for use external to the adc, it should be decoupled with a 200 w resistor in series with a parallel combination of a 10 m f tanta- lum cap acitor and a 0.1 m f ceramic capacitor. these deco upling components are required to remove voltage spikes caused by the adcs internal operation. figure 3. reference circuit the reference output voltage is 3 v. for applications using the ad7875 or ad7876, a 5 v or 10 v reference may be required. figure 4 shows how to scale the 3 v ref out voltage to pro- vide either a 5 v or 10 v external reference. figure 4. generating a 5 v or 10 v reference track-and-hold amplifier the track-and-hold amplifier on the analog input of the AD7870/ ad7875/ad7876 allows the adc to accurately convert input frequencies to 12-bit accuracy. the input bandwidth of the track/hold amplifier is much greater than the nyquist rate of the adc even when the adc is operated at its maxi mum through- put rate. the 0.1 db cutoff frequency occurs typic ally at 500 khz. the track/hold amplifier acquires an input signal to 12-bit accuracy in less than 2 m s. the overall throughput rate is equal
rev. b AD7870/ad7875/ad7876 C8C straight binary with 1 lsb = fs/4096 = 5 v/4096 = 1.22 mv. the ideal input/output transfer function is shown in figure 7. figure 5c. ad7875 analog input figure 6. AD7870/ad7876 transfer function figure 7. ad7875 transfer function offset and full-scale adjustmentAD7870 in most digital signal processing (dsp) applications, offset and full-scale errors have little or no effect on system performance. offset error can always be eliminated in the analog domain by ac coupling. full-scale error effect is linear and does not cause problems as long as the input signal is within the full dynamic range of the adc. some applications will require that the input signal span the full analog input dynamic range. in such applica- tions, offset and full-scale error will have to be adjusted to zero. where adjustment is required, offset error must be adjusted be- fore full-scale error. this is achieved by trimming the offset of the op amp driving the analog input of the AD7870 while the input voltage is 1/2 lsb below ground. the trim procedure is as follows: apply a voltage of C0.73 mv(C1/2 lsb) at v 1 in figure 8 and adjust the op amp offset voltage until the adc output code flickers between 1111 1111 1111 and 0000 0000 0000. gain error can be adjusted at either the first code transition (adc negative full-scale) or the last code transition (adc posi- tive full scale). the trim procedures for both cases are as follows (see figure 8). figure 8. offset and full-scale adjust circuit positive full-scale adjust apply a voltage of 2.9978 v (fs/2 C 3/2 lsbs) at v 1 . adjust r2 until the adc output code flickers between 0111 1111 1110 and 0111 1111 1111. negative full-scale adjust apply a voltage of C2.9993 v (Cfs/2 + 1/2 lsb) at v 1 and ad- just r2 until the adc output code flickers between 1000 0000 0000 and 1000 0000 0001. offset and full-scale adjustmentad7876 the offset and full-scale adjustment for the ad7876 is similar to that just outlined for the AD7870. the trim procedure, for those applications that do require adjustment, is as fo llows: apply a voltage of C2.44 mv (C1/2 lsb) at v 1 and adjust the op amp offset voltage until the adc output code flickers between 1111 1111 1111 and 0000 0000 0000. full-scale error can be adjusted at either the first code transition (adc negative full scale) or the last code transition (adc positive full scale). the trim procedure for both case is as follows (see figure 8): positive full-scale adjust apply a voltage of 9.9927 v (fs/2 C3/2 lsbs) at v 1 . adjust r2 until the adc output code flickers between 0111 1111 1110 and 0111 1111 1111. negative full-scale adjust apply a voltage of C9.9976 v (fs/2 + 1/2 lsb) at v 1 and adjust r2 until the adc output code flickers between 1000 0000 0000 and 1000 0000 0001.
rev. b 2 AD7870/ad7875/ad7876 C9C functions. serial data is available during conversion with a word length of 16 bits; four leading zeros, followed by the 12-bit con- version result starting with the msb. the data is synchronized to the serial clock output (sclk) and framed by the serial strobe ( sstrb ). data is clocked out on a low to high transition of the serial clock and is valid on the falling edge of this clock while the sstrb output is low. sstrb goes low within three clock cycles after convst , and the first serial data bit (the first leading zero) is valid on the first falling edge of sclk. all three serial lines are open-drain outputs and require external pull-up resistors. the serial clock out is derived from the adc clock source, which may be internal or external. normally, sclk is required during the serial transmission only. in these cases, it can be shut down at the end of conversion to allow multiple adcs to share a common serial bus. however, some serial systems (e.g., tms32020) require a serial clock that runs continuously. both options are available on the AD7870/ad7875/ad7876 using the 12/ 8 /clk input. with this input at C5 v, the serial clock (sclk) runs continuously; when 12/ 8 /clk is at 0 v, sclk is turned off at the end of transmission. mode 1 interface conversion is initiated by a low going pulse on the convst input. the rising edge of this convst pulse starts conversion and drives the track/hold amplifier into its hold mode. conver- sion will not be initiated if the cs is low. the busy / int status output assumes its int function in this mode. int is normally high and goes low at the end of conversion. this int line can be used to interrupt the microprocessor. a read operation to the adc accesses the data and the int line is reset high on the fall- ing edge of cs and rd . the convst input must be high when cs and rd are brought low for the adc to operate cor- rectly in this mode. the cs or rd input should not be hard- wired low in this mode. data cannot be read from the part during conversion because the on-chip latches are disabled when conversion is in progress. in applications where precise sampling is not critical, the convst pulse can be generated from a microprocessor wr line or-gated with a decoded ad- dress. in some applications, depending on power supply turn-on time, the AD7870/ad7875/ad7876 may perform a conversion on power-up. in this case, the int line will power-up low and a dummy read to the AD7870/ad7875/ad7876 will be required to reset the int line before starting conversion. figure 9 shows the mode 1 timing diagram for a 12-bit parallel data output format (12/ 8 /clk = +5 v). a read to the adc at the end of conversion accesses all 12 bits of data at the same time. serial data is not available for this data output format. figure 9. mode 1 timing diagram, 12-bit parallel read offset and full-scale adjustmentad7875 similar to the AD7870, most of the dsp applications in which the ad7875 will be used will not require offset and full-scale adjustment. for applications that do require adjustment, offset error must be adjusted before full-scale (gain) error. this is achieved by applying an input voltage of 0.61 mv (1/2 lsb) to v 1 in figure 8 and adjusting the op amp offset voltage until the adc output code flickers between 0000 0000 0000 and 0000 0000 0001. for full-scale adjustment, apply an input voltage of 4.9982 v (fs C 3/2 lsbs) to v 1 and adjust r2 until the adc output code flickers between 1111 1111 1110 and 1111 1111 1111. timing and control the AD7870/ad7875/ad7876 is capable of two basic operating modes. in the first mode (mode 1), the convst line is used to start conversion and drive the track/hold into its hold mode. at the end of conversion the track/hold returns to its tracking mode. it is intended principally for digital signal processing and other applications where precise sampling in time is required. in these applications, it is important that the signal sampling occurs at ex- actly equal intervals to minimize errors due to sampling uncer- tainty or jitter. for these cases, the convst line is driven by a timer or some precise clock source. the second mode is achieved by hard-wiring the convst line low. this mode (mode 2) is intended for use in systems where the microprocessor has total control of the adc, both initiating the conversion and reading the data. cs starts conversion and the microprocessor will normally be driven into a wait state for the duration of conversion by busy / int . data output formats in addition to the two operating modes, the AD7870/ad7875/ ad7876 also offers a choice of three data output formats, one serial and two parallel. the parallel data formats are a single, 12-bit parallel word for 16-bit data buses and a two-byte format for 8-bit data buses. the data format is controlled by the 12/ 8 / clk input. a logic high on this pin selects the 12-bit parallel output format only. a logic low or C5 v applied to this pin al- lows the user access to either serial or byte formatted data. three of the pins previously assigned to the four msbs in paral- lel form are now used for serial communications while the fourth pin becomes a control input for the byte-formatted data. the three possible data output formats can be selected in either of the modes of operation. parallel output format the two parallel formats available on the part are a 12-bit wide data word and a two-byte data word. in the first, all 12 bits of data are available at the same time on db11 (msb) through db0 (lsb). in the second, two reads are required to access the data. when this data format is selected, the db11/hben pin assumes the hben function. hben selects which byte of data is to be read from the adc. when hben is low, the lower eight bits of data are placed on the data bus during a read op- eration; with hben high, the upper four bits of the 12-bit word are placed on the data bus. these four bits are right justified and thereby occupy the lower nibble of data while the upper nibble contains four zeros. serial output format serial data is available on the AD7870/ad7875/ad7876 when the 12/ 8 /clk input is at 0 v or C5 v and in this case the db10/ sstrb , db9/sclk and db8/sdata pins assume their serial
rev. b AD7870/ad7875/ad7876 C10C figure 10. mode 1 timing diagram, byte or serial read its busy function. busy goes low at the start of conversion, stays low during the conversion and returns high when the con- version is complete. it is normally used in parallel interfaces to drive the microprocessor into a wait state for the duration of conversion. figure 11 shows the mode 2 timing diagram for the 12-bit par- allel data output format (12/ 8 /clk = +5 v). in this case, the adc behaves like slow memory. the major advantage of this interface is that it allows the microprocessor to start conversion, wait and then read data with a single read instruction. the user does not have to worry about servicing interrupts or ensur- ing that software delays are long enough to avoid reading during conversion. figure 11. mode 2 timing diagram, 12-bit parallel read the mode 1 timing diagram for byte and serial data is shown in figure 10. int goes low at the end of conversion and is reset high by the first falling edge of cs and rd . this first read at the end of conversion can either access the low byte or high byte of data depending on the status of hben (figure 10 shows low byte only for example). the diagram shows both a noncontinu- ously and a continuously running clock (dashed line). mode 2 interface the second interface mode is achieved by hard wiring convst low and conversion is initiated by taking cs low while hben is low. the track/hold amplifier goes into the hold mode on the falling edge of cs . in this mode, the busy / int pin assumes
rev. b 2 AD7870/ad7875/ad7876 C11C figure 12. mode 2 timing diagram, byte or serial read the mode 2 timing diagram for byte and serial data is shown in figure 12. for two-byte data read, the lower byte (db0Cdb7) has to be accessed first since hben must be low to start con- version. the adc behaves like slow memory for this first read, but the second read to access the upper byte of data is a normal read. operation of the serial functions is identical between mode 1 and mode 2. the timing diagram of figure 12 shows both a noncontinuously and a continuously running sclk (dashed line). dynamic specifications the AD7870 and ad7875 are specified and 100% tested for dynamic performance specifications as well as traditional dc specifications such as integral and differential nonlinearity. al- though the ad7876 is not production tested for ac parameters, its dynamic performance is similar to the AD7870 and ad7875. the ac specifications are required for signal processing applica- tions such as speech recognition, spectrum analysis and high speed modems. these applications require information on the adcs effect on the spectral content of the input signal. hence, the parameters for which the AD7870 and ad7875 are speci- fied include snr, harmonic distortion, intermodulation distor- tion and peak harmonics. these terms are discussed in more detail in the following sections. signal-to-noise ratio (snr) snr is the measured signal-to-noise ratio at the output of the adc. the signal is the rms magnitude of the fundamental. noise is the rms sum of all the nonfundamental signals up to half the sampling frequency (fs/2) excluding dc. snr is depen- dent upon the number of quantization levels used in the digiti- zation process; the more levels, the smaller the quantization noise. the theoretical signal-to-noise ratio for a sine wave input is given by snr = (6.02 n + 1.76) db (1) where n is the number of bits. thus for an ideal 12-bit con- verter, snr = 74 db. sine-wave signal of very low distortion to the v in input which is sampled at a 100 khz sampling rate. a fast fourier transform (fft) plot is generated from which the snr data can be ob- tained. figure 13 shows a typical 2048 point fft plot of the AD7870kn/ad7875kn with an input signal of 25 khz and a sampling frequency of 100 khz. the snr obtained from this graph is 72.6 db. it should be noted that the harmonics are taken into account when calculating the snr. figure 13. fft plot effective number of bits the formula given in (1) relates snr to the number of bits. rewriting the formula, as in (2), it is possible to get a measure of performance expressed in effective number of bits (n). n = (2) the effective number of bits for a device can be calculated di- rectly from its measured snr. snr C 1.76 6.02
rev. b AD7870/ad7875/ad7876 C12C figure 15. imd plot ac linearity plot when a sine wave of specified frequency is applied to the v in input of the AD7870/ad7875 and several million samples are taken, a histogram showing the frequency of occurrence of each of the 4096 adc codes can be generated. from this histogram data it is possible to generate an ac integral linearity plot as shown in figure 16. this shows very good integral linearity per- formance from the AD7870/ad7875 at an input frequency of 25 khz. the absence of large spikes in the plot shows good dif- ferential linearity. simplified versions of the formulae used are outlined below. inl ( i ) = v ( i ) v ( o ) v ( fs ) v ( o ) 4096 ? ? C i where inl(i) is the integral linearity at code i. v(fs) and v(o) are the estimated full-scale and offset transitions and v(i) is the estimated transition for the i th code. v(i) the estimated code transition point is derived as follows: v ( i ) = Ca ? cos p cum ( i ) [] n where a is the peak signal amplitude, n is the number of histogram samples and cum(i) = s i n=0 v(n) occurrences figure 16. ac inl plot figure 14 shows a typical plot of effective number of bits versus frequency for an AD7870kn/ad7875kn with a sampling fre- quency of 100 khz. the effective number of bits typically falls between 11.7 and 11.85 corresponding to snr figures of 72.2 and 73.1 db. figure 14. effective number of bits vs. frequency total harmonic distortion (thd) thd is the ratio of the rms sum of harmonics to the rms value of the fundamental. for the AD7870/ad7875, thd is defined as thd = 20 log v 2 2 + v 3 2 + v 4 2 + v 5 2 + v 6 2 v 1 where v 1 is the rms amplitude of the fundamental and v 2 , v 3 , v 4 , v 5 and v 6 are the rms amplitudes of the second through the sixth harmonic. the thd is also derived from the fft plot of the adc output spectrum. intermodulation distortion with inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa nfb where m, n = 0, 1, 2, 3, etc. intermodulation terms are those for which neither m nor n are equal to zero. for example, the second or- der terms include (fa + fb) and (fa C fb), while the third order terms include (2fa + fb), (2fa C fb), (fa + 2fb) and (fa C 2fb). using the ccif standard, where two input frequencies near the top end of the input bandwidth are used, the second and third order terms are of different significance. the second order terms are usually distanced in frequency from the original sine waves while the third order terms are usually at a frequency close to the input frequencies. as a result, the second and third order terms are specified separately. the calculation of the intermodu- lation distortion is as per the thd specification where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the fundamental expressed in dbs. in this case, the input consists of two, equal amplitude, low distortion sine waves. figure 15 shows a typical imd plot for the AD7870/ ad7875. peak harmonic or spurious noise peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the adc output spectrum (up to fs/2 and excluding dc) to the rms value of the fundamental. normally, the value of this specification will be determined by the largest harmonic in the spectrum, but for parts where the harmonics are buried in the noise floor the peak will be a noise peak.
rev. b 2 AD7870/ad7875/ad7876 C13C microprocessor interface the AD7870/ad7875/ad7876 has a wide variety of interfacing options. it offers two operating modes and three data-output for- mats. fast data access times allow direct interfacing to most mi- croprocessors including the dsp processors. parallel read interfacing figures 17 to 19 show interfaces to the adsp-2100, tms32010 and the tms32020 dsp processors. the adc is operating in mode 1, parallel read for all three interfaces. an external timer controls conversion start asynchronously to the microprocessor. at the end of each conversion the adc busy / int interrupts the microprocessor. the conversion result is read from the adc with the following instruction: adsp-2100: mr0 = dm(adc) tms32010: in d,adc tms32020: in d,adc mr0 = adsp-2100 mr0 register d = data memory address adc = AD7870/ad7875/ad7876 address some applications may require that conversions be initiated by the microprocessor rather than an external timer. one option is to decode the convst signal from the address bus so that a write operation to the adc starts a conversion. data is read at the end of conversion as described earlier. note: a read operation must not be attempted during conversion. figure 17. adsp-2100 parallel interface figure 18. tms32010 parallel interface figure 19. tms32020 parallel interface two byte read interfacing 68008 interface figure 20 shows an 8-bit bus interface for the mc68008 micro- processor. for this interface, the 12/ 8 /clk input is tied to 0 v and the db11/hben pin is driven from the microprocessor least significant address bit. conversion start control is provided by the microprocessor. in this interface example, a move in- struction from the adc address both starts a conversion and reads the conversion result. movew adc,do adc = AD7870/ad7875/ad7876 address d0 = 68008 d0 register this is a two byte read instruction. during the first read opera- tion busy , in conjunction with cs , forces the microprocessor to wait for the adc conversion. at the end of conversion the adc low byte (db7Cdb0) is loaded into d15Cd8 of the d0 register and the adc high byte (db15Cdb7) is loaded into d7Cd0 of the d0 register. the following rotate instruction to the d0 register swaps the high and low bytes to the correct format. r0l = 8, d0. note: while executing the two byte read instruction above, wait states are inserted during the first read operation only and not for the second. figure 20. mc68008 byte interface
rev. b AD7870/ad7875/ad7876 C14C serial interfacing figures 21 to 24 show the AD7870/ad7875/ad7876 config- ured for serial interfacing. in all four interfaces, the adc is con- figured for mode 1 operation. the interfaces show a timer driving the convst input, but this could be generated from a decoded address if required. the sclk, sdat and sstrb are open-drain outputs. if these are required to drive capacitive loads in excess 35 pf, buffering is recommended. dsp56000 serial interface figure 21 shows a serial interface between the AD7870/ ad7875/ad7876 and the dsp56000. the interface arrange- ment is two-wire with the adc configured for noncontinuous clock operation (12/ 8 /clk = 0 v). the dsp56000 is config- ured for normal mode asynchronous operation with gated clock. it is also set up for a 16-bit word with sck and sc1 as inputs and the fsl control bit set to a 0. in this configuration, the dsp56000 assumes valid data on the first falling edge of sck. since the adc provides valid data on this first edge, there is no need for a strobe or framing pulse for the data. sclk and sdata are gated off when the adc is not performing a con- version. during conversion, data is valid on the sdata output of the adc and is clocked into the receive data shift register of the dsp56000. when this register has received 16 bits of data, it generates an internal interrupt on the dsp56000 to read the data from the register. figure 21. dsp56000 serial interface the dsp56000 and AD7870/ad7875/ad7876 can also be configured for continuous clock operation (12/ 8 /clk = C5 v). in this case, a strobe pulse is required by the dsp56000 to indi- cate when data is valid. the sstrb output of the adc is in- verted and applied to the sc1 input of the dsp56000 to provide this strobe pulse. all other conditions and connections are the same as for gated clock operation. nec7720/77230 serial interface a serial interface between the AD7870/ad7875/ad7876 and the nec7720 is shown in figure 22. in the interface shown, the adc is configured for continuous clock operation. this can be changed to a noncontinuous clock by simply tying the 12/ 8 /clk input of the adc to 0 v with all other connections remaining the same. the nec7720 expects valid data on the rising edge of its sck input and therefore an inverter is required on the sclk output of the adc. the nec7720 is configured for a 16-bit data word. once the 16 bits of data have been received by the si register of the nec7720, an internal interrupt is gen- erated to read the contents of the si register. the nec77230 interface is similar to that just outlined for the nec7720. however, the clock input of the nec77230 is siclk. additionally, no inverter is required between the adc sclk output and this siclk input since the nec77230 as- sumes data is valid on the falling edge of siclk. figure 22. nec7720 serial interface tms32020 serial interface figure 23 shows a serial interface between the AD7870/ ad7875/ ad7876 and the tms32020. the AD7870/ad7875/ad7876 is configured for continuous clock operation. note, the adc will not interface correctly to the tms32020 if the adc is config- ured for a noncontinuous clock. data is clocked into the data receive register (drr) of the tms32020 during conversion. as with the previous interfaces, when a 16-bit word is received by the tms32020 it generates an internal interrupt to read the data from the drr. figure 23. tms32020 serial interface adsp-2101/adsp-2102 serial interface figure 24 shows a serial interface between the AD7870/ad7875/ ad7876 and the adsp-2101/adsp-2102. the adc is config- ured for continuous clock operation. data is clocked into the serial port register of the adsp-2101/adsp-2102 during con- version. as with the previous interfaces, when a 16-bit data word is received by the adsp-2101/adsp-2102 an internal mi- croprocessor interrupt is generated and the data is read from the serial port register. figure 24. adsp-2101/adsp-2102 serial interface
rev. b 2 AD7870/ad7875/ad7876 C15C stand-alone operation the AD7870/ad7875/ad7876 can be used in its mode 2, par- allel interface mode for stand-alone operation. in this case, con- version is initiated with a pulse to the adc cs input. this pulse must be longer than the conversion time of the adc. the busy output is used to drive the rd input. data is latched from the adc db0Cdb11 outputs to an external latch on the rising edge of busy . figure 25. stand-alone operation application hints good printed circuit board (pcb) layout is as important as the overall circuit design itself in achieving high speed a/d perfor- mance. the designer has to be conscious of noise both in the adc itself and in the preceding analog circuitry. switching mode power supplies are not recommended as the switching spikes will feed through to the comparator causing noisy code transitions. other causes of concern are ground loops and digi- tal feedthrough from microprocessors. these are factors which influence any adc, and a proper pcb layout which minimizes these effects is essential for best performance. layout hints ensure that the layout for the printed circuit board has the digi- tal and analog signal lines separated as much as possible. take care not to run any digital track alongside an analog signal track. guard (screen) the analog input with agnd. establish a single point analog ground (star ground) separate from the logic system ground at the agnd pin or as close as possible to the adc. connect all other grounds and the AD7870/ad7875/ad7876 dgnd to this single analog ground point. do not connect any other digital grounds to this analog ground point. low impedance analog and digital power supply common re- turns are essential to low noise operation of the adc, so make the foil width for these tracks as wide as possible. the use of ground planes minimizes impedance paths and also guards the analog circuitry from digital noise. the circuit layout of figures 30 and 31 have both analog and digital ground planes which are kept separated and only joined together at the AD7870/ ad7875/ad7876 agnd pin. noise keep the input signal leads to v in and signal return leads from agnd as short as possible to minimize input noise coupling. in applications where this is not possible, use a shielded cable be- tween the source and the adc. reduce the ground circuit im- pedance as much as possible since any potential difference in grounds between the signal source and the adc appears as an error voltage in series with the input signal. data acquisition board figure 28 shows the AD7870/ad7875/ad7876 in a data acqui- sition circuit. the corresponding printed circuit board (pcb) layout and silkscreen are shown in figures 29 to 31. the board layout has three interface ports: one serial and two parallel. one of the parallel ports is directly compatible with the adsp-2100 evaluation board expansion connector. the only additional component required for a full data acquisi- tion system is an antialiasing filter. a component grid is pro- vided near the analog input on the pcb, which may be used for such a filter or any other input conditioning circuitry. to facili- tate this option there is a shorting plug (labelled lk1 on the pcb) on the analog input track. if this shorting plug is used, the analog input connects to the buffer amplifier driving the adc; if this shorting plug is omitted, a wire link can be used to con- nect the analog input to the pcb component grid. interface connections there are two parallel connectors labeled skt4 and skt6 and one serial connector labeled skt5. a shorting plug option (lk3 in figure 28) on the adc 12/ 8 /clk input configures the adc for the appropriate interface (see pin function description). skt6 is a 96-contact (3-row) eurocard connector that is directly compatible with the adsp-2100 evaluation board prototype expansion connector. the expansion connector on the adsp-2100 has eight decoded chip enable outputs labeled ece1 to ece8 . ece6 is used to drive the adc cs input on the data acquisition board. to avoid selecting on board ram sockets at the same time, lk6 on the adsp-2100 board must be removed. in addition, the adsp-2100 expansion connector has four interrupts labelled eirq0 to eirq3 . the adc busy / int output connects to eirq0 . there is a single wait state gen- erator connected to edmack to allow the adc to interface to the faster versions of the adsp-2100. skt4 is a 26-way (2-row) idc connector. this connector contains all the signal contacts as skt6 with the exception of edmack which is connected to skt6 only. it also contains decoded r/ w and strb inputs which are necessary for tms32020 interfacing. the skt4 pinout is shown in fig- ure 26. figure 26. skt4, idc connector pinout
rev. b AD7870/ad7875/ad7876 C16C skt5 is a 9-way d-type connector that is meant for serial inter- facing only. an inverted db9/sclk output is also provided on this connector for systems that accept data on a rising clock edge. the skt5 pinout is shown in figure 27. figure 27. skt5, d-type connector pinout skt1, skt2 and skt3 are three bnc connectors which pro- vide input connections for the analog input, the convst input and an external clock input. the use of an external clock source is optional; there is a shorting plug (lk2) on the adc clk in- put that must be connected to either C5 v (for the adcs own internal clock) or to skt3. power supply connections the pcb requires two analog power supplies and one 5 v digi- tal supply . the analog supplies are labelled v+ and vC, and the range for both supplies is 12 v to 15 v (see silkscreen in figure 29). connection to the 5 v digital supply is made through any of the connectors (skt4 to skt6). the C5 v supply required by the adc is generated from a voltage regulator on the vC power supply input (ic3 in figure 27). shorting plug options there are seven shorting plug options that must be set before using the board. these are outlined below: lk1 connects the analog input to a buffer amplifier. the analog input may also be connected to a component grid for signal conditioning. lk2 selects either the adc internal clock or an external clock source. lk3 configures the adc 12/ 8 /clk input for the appropri- ate serial or parallel interface. lk4 connects the adc rd input directly to the two parallel connectors or to a decoded strb and r /w input. this shorting plug setting depends on the microprocessor e.g., the tms32010 has a separate rd output while the tms32020 has strb and r/ w outputs. lk5C connect the pull-up resistors r3, r4 and r5 to sstrb , lk7 sclk and sdata. these shorting plugs should be removed for parallel interfacing. component list ic1 ad711 op amp ic2 AD7870/ad7875/ad7876 analog-to- digital converter ic3 mc79l05 C5 v regulator ic4 74hc00 quad nand gate ic5 74hc74 dual d-type flip flop c1, c3, c5, c7, 10 m f capacitors c9, c11 c2, c4, c6, c8, 0.1 m f capacitors c10, c12 r1, r2 10 k w pull-up resistors r3*, r5* 4.7 k w pull-up resistors r4* 2 k w pull-up resistor lk1, lk2 shorting plugs lk3, lk4 lk5, lk6, lk7 skt1, skt2, skt3 bnc sockets skt4 26-contact (2-row) idc connector skt5 9-contact d-type connector skt6 96-contact (3-row) eurocard connector *required for serial communication only.
rev. b 2 AD7870/ad7875/ad7876 C17C figure 28. data acquisition circuit using the AD7870/ad7875/ad7876 figure 29. pcb silkscreen for figure 28
rev. b AD7870/ad7875/ad7876 C18C figure 30. pcb component side layout for figure 28 figure 31. pcb solder side layout for figure 28
rev. b 2 AD7870/ad7875/ad7876 C19C outline dimensions dimensions shown in inches and (mm). 24-pin plastic dip (n-24) 24-pin cerdip (q-24) 28-pin plcc (p-28a) 24-pin soic (r-24)
c1336C10C8/90 C20C printed in u.s.a.


▲Up To Search▲   

 
Price & Availability of AD7870

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X